Texas Instruments DS90CR286AT-Q1 LVDS Receiver

Texas Instruments DS90CR286AT-Q1 LVDS Receiver converts four LVDS (Low Voltage Differential Signaling) data streams back into parallel 28 bits of LVCMOS data. The receiver data outputs strobe on the output clock's rising edge. The receiver LVDS clock operates at rates from 20 to 66MHz. The DS90CR286AT-Q1 phase-locks to the input LVDS clock, samples the serial bit streams at the LVDS data lines, and converts them into 28-bit parallel output data. At an incoming clock rate of 66MHz, each LVDS input line is running at a bit rate of 462Mbps. This results in a maximum throughput of 1.848Gbps. The DS90CR286AT-Q1 device is enhanced over prior generation receivers due to a wider data valid time on the receiver output.

Features

  • 20 to 66MHz Shift clock support
  • 50% Duty cycle on receiver output clock
  • Best–in–class setup and hold times on Rx outputs
  • Rx power consumption <270mW (typ) at 66MHz worst case
  • Rx power-down mode <200μW (max)
  • 4kV (HBM), 1kV (CDM) ESD rating
  • PLL Requires no external components
  • Compatible with TIA/EIA-644 LVDS standard
  • Low profile 56-Pin DGG (TSSOP) package
  • −40°C to +105°C Operating temperature
  • Automotive AEC-Q100 Grade 2 qualified

Applications

  • Video displays
  • Automotive infotainment
  • Industrial printers and imaging
  • Digital video transport
  • Machine vision
  • OpenLDI-to-RGB bridge

Functional Block Diagram

Block Diagram - Texas Instruments DS90CR286AT-Q1 LVDS Receiver

Videos

Publicado: 2016-03-30 | Actualizado: 2025-03-06